| Course Title:         |               |                | Electronic Circuits 1 |         |   |           |
|-----------------------|---------------|----------------|-----------------------|---------|---|-----------|
| Course Number:        |               |                | ELE404                |         |   |           |
| Semester/Year         |               |                | Winter 2024           |         |   |           |
|                       |               |                |                       |         |   |           |
| Instructor            |               |                | Dr. Fei Yuan          |         |   |           |
|                       |               |                |                       |         |   |           |
| Assignment/Lab number |               |                |                       |         |   |           |
| Assignment/Lab title  |               |                | Design Project        |         |   |           |
|                       |               |                |                       |         |   |           |
| Submission Date       |               |                | 2024-04-7             |         |   |           |
| Due Date              |               |                | 2024-04-7             |         |   |           |
|                       |               |                |                       |         |   |           |
| Student Last          | Student First | Student Number |                       | Section | _ | Signature |

Student Last Name Student First Student Number Section Signature

Dabban Kamal xxxx8876 3

<sup>\*</sup>By signing above you attest that you have contributed to this submission and confirm that all work you have contributed to this submission is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: http://www.ryerson.ca/senate/policies/pol60.pdf.

# **Table of Contents**

| 1. Introduction            | 3  |
|----------------------------|----|
| 2. Objectives              | 3  |
| 3. Circuit under Test.     |    |
| 4. Experimental Results    | 10 |
| 5. Conclusions and Remarks | 14 |

#### 1. Introduction:

In this project, I will design a BJT amplifier circuit that accommodates the required specifications mentioned in the objectives section. This report contains 5 sections each with its respective purpose. To help explain why the chosen design was used.

#### 2. Objectives:

The objective of this Design Project was to build a BJT amplifier circuit that meets the following specifications:

- 1) Power Supply: +10V relative to the ground.
- 2) Quiescent current drawn from the power supply: no larger than 10mA.
- 3) No-load voltage gain (at 1kHz): IAvol =  $50(\pm 10\%)$ .
- 4) Maximum no-load output voltage swing (at 1kHz): no smaller than 8V peak to peak.
- 5) Loaded voltage gain (at 1kHz and with RL =  $1k\Omega$ ): no smaller than 90% of the no-load voltage gain.
- 6) Maximum loaded output voltage swing (at 1kHz and RL = 1k $\Omega$ ): no smaller than 4V peak to peak.
- 7) Input resistance (at 1kHz): no smaller than  $20k\Omega$ .
- 8) Amplifier type: inverting or non-inverting.
- 9) Type of transistors: BJT.
- 10) Number of transistors (stages): no more than 3.
- 11) Resistances permitted: values smaller than  $220k\Omega$  from the E24 series.
- 12) Capacitors permitted: 0.1μF, 1μF, 2.2μF, 4.7μF, 10μF, 47μF, 100μF, 220μF.
- 13) Other components (BJTs, diodes, Zener diodes etc.): only from your ELE404 lab kit.
- 14) Source resistance must be  $600\Omega$  for all tests.

#### 3. Circuit Under Test:

### The Configuration:

From **Schematic 1**, I chose the following configuration to meet the requirements for this project:

Stage 1: CC amplifier

Stage 2: CE amplifier

Stage 3: CE amplifier

These amplifiers were chosen to acquire the desired gain that was specified easily. The reason why I chose a CC amplifier as my initial stage (Stage 1) was to achieve the required input resistance (greater than  $20k\Omega$ ), where the output resistance is small in a CC amplifier, unlike the

input resistance. As for my 2nd and 3rd stages, I chose a CE amplifier to reach a high voltage gain of 50. (check specifications) Where the 2nd stage amplified the signal by roughly 5. Then, this gain was further amplified by about 10, from the 3rd stage CE amplifier. This brings a total gain of around 50.



**Schematic 1:** shows the full circuit containing a CC to CE to CE amplifiers.

### Analysis:

Ele 404 Pesign Project:

Famuly 515 Soll 88876

Analysis:

(Brook the origin) Circuit rate 3 part for easy energy is)

Stage I:

Analysing CC-Anp @ PC: (a, and care spen circuit)

Va=10V Ve=10V Vg = 
$$\frac{R_2}{R_1 + R_1}$$

For BJT to be in active moth (VgE = 0.7V):

Vg = Vg - Vg = 0.7V = Va

\*\*Ve = Vg - Vg = 0.7V = Va

\*\*Ve = Va - Ve = 0.7V

\*\*Ve = Va - 0.7V

\*\*Ve = 0.7V

\*\*Ve = Va - 0.7V

\*\*Ve = Va - 0.7V

\*\*Ve = 0.7V

$$V_{BB} = V_{CC} \left( \frac{R_{2}}{R_{1} R_{2}} \right)$$

$$V_{BB} = V_{CC} \left( \frac{R_{2}}{R_{1} R_{2}} \right)$$

$$V_{BB} = V_{CC} \left( \frac{R_{2}}{R_{1} R_{2}} \right)$$

$$V_{BB} = R_{BB} T_{B} + 0.7 + (1+\beta)R_{E} T_{B}$$

$$V_{BB} = 0.7 + T_{B} \left[ R_{BB} + (1+\beta)(R_{E}) \right]$$

$$\vdots T_{B} = \frac{V_{BB} - 0.7V}{R_{BB} + (1+\beta)(R_{E})}$$

$$N_{A} to:$$

$$R_{BB} = V_{A} to:$$



VBB | 
$$EVL @ #1$$
:

 $VBB = RBBIB + 0.7 + R_E(1+B)IB$ 
 $EVL @ #1$ :

 $EVBB = 0.7 + R_E(1+B)I_B$ 
 $EVL @ #1$ :

 $EVL @ #1$ :

Since we need IB to be large, we need to use a small RE, in the KR range. This is to properly DC bias the CE Amplifier.

Let RE, = 3.9 K. Q

Since me already met the requirement for the Rin to be greater than ZOKR. I will not be concerned about Rin unless it affects the gain.

: Let R1 = 12KR and R2 = 3.9KR

Since we need a big Ig to decrease our re. This could be use to increase our gain. To to that, we

will use a small REZ with respect to Re.

: REZ = 430SL

$$V_{BB} = 10 \left( \frac{3.9k}{12k+3.9k} \right) = 2.453V$$

$$I_{B} = \frac{2.453 - 0.7}{2.91 K + 151(3.91 M 0.431)} = 2.854 \times 10^{-5} A$$

$$r_e = \frac{V_T}{I_B(\beta+1)} = \frac{26 \times 10^{-3}}{2.854 \times 10^{-5} (151)} = 6.033 \text{ R}$$

$$A_{Vo} = \frac{dR_c}{r_{e+R_E}} = \frac{dR_c}{393.33} \longrightarrow A_V = \frac{d(R_c//R_L)}{393.33}$$

To Avoid distortions we will take Rc = 9.1 k.S.

$$Stage 3:$$

$$V_{BB} = V_{CC} \left(\frac{R_{SE}}{R_{CH}R_{I}}\right) \qquad Nostly used the same resistors as stage 2, but some let  $R_{I} = 15kL$  and  $R_{S} = 35kR$  were changed to prevent distortions and because of the  $V_{BB} = 10 \left(\frac{3.9k}{15k-3.9k}\right) = 2.063 \, V$   $R_{I} = 16kR$  in the circuit.

$$R_{BB} = R_{I}/R_{E} \approx 3.1 \, kL$$

$$\therefore T_{B} = V_{BB} - 0.7$$

$$R_{BB} + (\beta+1)R_{E} = \frac{2.063 - 0.7}{3.1k+151} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore Y_{C} = \frac{V_{T}}{T_{B}(\beta+1)} = \frac{2.6 \times 10^{-7}}{1.24 \times 10^{-5} \left(151\right)} = 15.32 \, \Omega$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} = \frac{2.6 \times 10^{-7}}{1.24 \times 10^{-5} \left(151\right)} = 15.32 \, \Omega$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} = \frac{4}{T_{B}(\beta+1)} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{3.26 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{3.26 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{3.2021 \, k \cdot R}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{3.2021 \, k \cdot R}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{4}{T_{B}(\beta+1)} \left(\frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}\right)$$

$$\therefore A_{VB} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.124 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$

$$\therefore A_{VB} = \frac{1.24 \times 10^{-5} A}{1.24 \times 10^{-5} A}$$$$

## 4. Experimental Results:



Schematic 2: Stage 1 (CC Amplifier Circuit)



Graph 1: VI and VO waveforms of Stage 1 amplifier for schematic 2.

#### Comments:

The manual calculations in this stage is similar to experimental results, because the gain of this amplifier is about 1.



**Schematic 3: Stage 2 (CE Amplifier Circuit)** 



Graph 2: VI and VO1 waveforms of Stage 2 amplifier for schematic 3.



**Schematic 4: Stage 3 (CE Amplifier Circuit)** 



Graph 3: VI and VO2 waveforms of Stage 3 amplifier for schematic 4.



Graph 4: VI, VO1 and VO2 waveforms of all stages from schematic 1.



Graph 5: The frequency response of the whole amplifier circuit from 20Hz to 50KHz.

#### 5. Conclusions and Remarks:

Throughout this project, I showed you that the design meets the required specifications, even though there were some distortions found in the final output waveform.

Compared to the manual calculations, the only stage that had identical waveforms was the CC amplifier (State 1). This is because the gain is very close to one (thus a constant wave), and its only purpose is to meet the input resistance requirement of greater than 20k ohms, which was not impacted by the rest of the circuit because of the emitter resistance values.

As for the CE amplifier in stage 2, our experimental results met the manual calculations, while using special resistance values to avoid distortions. The gains of both experimental and manual do match. Take note that VI's amplitude is 77.79 mV, while VO1 (output of stage 2 specifically) has an amplitude of 378.39 mV. Therefore our experimental gain is 4.864, which is roughly consistent with my manual gain of 5.73.

As for our CE amplifier in stage 3, our experimental results met the manual calculations, while using special resistance values to avoid distortions. The gains of both the experimental and manual do actually match. Please note that stage 3's VI has an amplitude of 378.39 mV, while VO2 (stage 3's output) is 4.01V. This means that our experimental gain is 10.60, which is roughly consistent with our manual gain of 12.69.

I believe that the reason why our experimental and manual gains have small differences yet are consistent is because of the distortions in the graph. Those could be fixed if we changed some resistance values and recalculated and simulated the project again.